



# **PCB Quality Metrics that Drive Reliability** (PD 18)

#### Bhanu Sood, Ph.D.

**Reliability and Risk Assessment Branch** NASA Goddard Space Flight Center

bhanu.sood@nasa.gov

February 3rd, 2020

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### IPC APEX EXPO 2020

#### **PDC Outline**

Section 0: Intro

Section 1: What is reliability and root cause?

Section 2: Overview of failure mechanisms

Section 3: Failure analysis techniques

- Non-destructive analysis techniques
- Destructive analysis
- Materials characterization

Section 4: Summary and closure

Discussions and case studies of actual failures and subsequent analysis.

3

# About Me

Disclaimer The material herein is presented "for guidance only". We do

not warrant the accuracy of the information set out on this presentation. It may contain technical inaccuracies or errors and/or non-updated data.

Information may be changed or updated without notice.

2

- Member of ~40 IPC Subcommittees and Task • Groups. Chair IPC-7092: Design and Assembly Process Implementation for Embedded Components.
- Member of IPC A-Teams
  - Microvia Weak Interfaces
  - ✓ J-STD-001 X-ray Requirements
  - ✓ IPC-6017 Embedded Circuits Spec
- NRL/CALCE/NASA •
- Bachelors/Masters/PhD Metallurgy, Electronics • Materials, Risk/Reliability

nents (BTC) Task Group 5-21M Cold Joining Press-fit Task Group 5-22A -STD-001 Task forop 5-22A -STD-001 Task forop 5-22A-SKELETON J-STD-001 X-Ray Requirements 5-22ARR J-STD-001 Conformal Coating Material & Application Industry Ass 5-22AS J-STD-001 Space Electronic Assemblies Task Group 5-22AS J-St D-201 Space Electronic Assemblies Task Group 5-24B Solder Past Task Group 5-32A Ion Chromatography Ionic Conductivity Task Group 5-32B SIR and Electrochemical Migration Task Group 5-32E Conductive Anodic Filament (CAF) Task Group 6-10C Plated-Thru Via Reliab.-Accelerated Test Methods 6-10C Plated-Thru Via Reltab-Accelerated Test Methods 7-12 Microsection Subcommittee 7-23 Assembly Process Effects Handbook Subcommittee 7-24 Printed Board Process Effects Handbook Subcommittee 7-24A Printed Board Process Effects Handbook Task Group 7-244 Frince Board process Enclose franchook Flask Oroup 7-31FS IPC WIMA-A-620 Space Electronic Assemblies Addem 7-32C Electrical Continuity Testing Task Group 6-10D SMT Atrachment Reliability Test Methods TG D-55A Embedded Circuitry Guideline Task Group D-55A Enhedded Circuitry Guideline Task Group B-11 3-D Electronic Packages Subcommittee D-13 Fuchle Circuits Base Materials Subcommittee D-22 High Speed Tigh Frequency Bourd Performance Sub-committee D-24C High-Prequency Test Methods Task Group Frequency-Domain Methods D-31B (PC-22) 222 Task Group D-32 Thermal Stress Test Methods/Base Society Sub-D-33 Regit Primed BA Performance Society Society Society D-33 Regit Pictual BA Performance Society Society Society D-33 Streight Post Storage and Handling Subcommittee D-35 Finiend Board Storage and Handling Subcommittee D-55 Enhedded Drvices Process Implementation Subcommittee

36. 37.

10. 11. 12. 13.

16. 17. 18.

19

23.

28. 29. 30. 31. 32.

4

D-55 Imbedded Devices Process implementation Subcommittee D-55-AT IPC-6017A A-Team V-TSL-MVIA-CHEMPR-AT Chemical Processes and Metallurgy A-Team V-TSL-MVIA-SIMMOD-AT Simulation and Modeling A-Team 38. 39. 40.

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

1-10C Test Coupon and Artwork Generation Task Grou 1-10C Test Coupon and Artwork Generation 1 as 3-11 Laminate Prepreg Materials Subcommittee 3-11G Corrosion of Metal Finishes Task Group 3-12D Woven Glass Reinforcement Task Group 3-12E Base Materials Roundtable Task Group 5-12F base Materials Roundable Task Ordu 4-14 Plating Processes Subcommittee 4-33 Halogen-Free Materials Subcommittee 5-21F Ball Grid Array Task Group 5-21H Bottom Termination Components (BT







NASA GSFC One World-Class Organization



IPC APEX EXPO 2020



orbital launch

facilities

and Validation Facility assures NASA's most complex software functions as planned

February 3rd, 2020 bhanu.sood@nasa.gov

\*Including off-site contractors, interns, and Emeritus

IPC APEX EXPO 2020





#### GSFC: A Diverse Mission Portfolio



IPC APEX EXPO 2020

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

#### What is Reliability?

Reliability is the ability of a product to properly function, within specified performance limits, for a specified period of time, under the life cycle application conditions

- <u>Within specified performance limits</u>: A product must function within certain tolerances in order to be reliable.
- <u>For a specified period of time</u>: A product has a useful life during which it is expected to function within specifications.
- <u>Under the life cycle application conditions</u>: Reliability is dependent on the product's life cycle operational and environmental conditions.

10

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

# **Physics of Failure Perspective of Reliability**

11

Reliability statisticians are interested in tracking system level failure data during the service life for logistical purposes, and in determining how the hazard rate curve looks.

- PoF reliability engineers are interested in
- understanding and controlling the individual failures that cause the curve.
- PoF engineers do so through systematic and detailed assessment of
  - influence of hardware configuration and life-cycle stresses...
  - on root-cause failure mechanisms...
  - in the materials at potential failure sites.

IPC APEX EXPO 2020



# Influence of 'Durability' and 'Quality' on 'Reliability'



#### When a Product Fails, There Are Costs ...

- To the Manufacturer
  - o Time-to-market can increase
  - o Warranty costs can increase
  - o Market share can decrease. Failures can stain the reputation of a company, and deter new customers.
  - o Claims for damages caused by product failure can increase
- To the Customer
  - o Personal injury
  - Loss of mission, service or capacity
  - o Cost of repair or replacement
  - o Indirect costs, such as increase in insurance, damage to reputation, loss of market share

13

```
IPC APEX EXPO 2020
```

```
February 3rd, 2020 bhanu.sood@nasa.gov
```

## **Failure Definitions**

| IPC APEX EXPO 2020 | 14 February 3rd, 2020 bhanu.sood@nasa.go                                        |
|--------------------|---------------------------------------------------------------------------------|
|                    | mechanical, chemical) to precipitate a failure mechanism.                       |
| Load               | Application/environmental condition needed (electrical, thermal,                |
| Failure Model      | Quantitative relationship between lifetime or probability of failure and loads  |
| Failure Mechanism  | The physical, chemical, thermodynamic or other process that results in failure. |
| Failure Site       | The location of the failure.                                                    |
| Failure Mode       | The effect by which a failure is observed.                                      |
| Failure            | A product no longer performs the function for which it was intended             |

**Classification of Failures** 

- It is helpful to distinguish between two key classes of failure mechanism:
  - overstress: use conditions exceed strength of materials; often sudden and catastrophic
  - wearout: accumulation of damage with extended usage or repeated stress
- It is also helpful to recognize early life failures:
  - infant mortality: failures occurring early in expected life; should be eliminated through process control, part selection and management, and quality improvement procedures

15



16

IPC APEX EXPO 2020

#### **Cost of a Single Unplanned Data Center Outage Across 16 Industries**



17

19

The average cost of data center downtime across industries was approximately \$5,600 per minute.

Ref: Ponemon Inst., "Calculating the Cost of Data Center Outages," Feb. 1, 2011.

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov





IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Quality Assurance Functions**

· In today's compressed development cycles where rapid and cost-effective testing and analysis are key, a properly designed and executed quality assurance function (with appropriate reliability analysis) can enable products with robust design margins.





• If the mission conditions are not well understood or the reliability analysis and accelerated testing are not conducted right, cost and schedule impacts, along with unexpected failures will add risk to a Project development cycle.

SOURCE: Industrial Laser Solutions. PCBShop.org

February 3rd, 2020 bhanu.sood@nasa.gov

# **Printed Circuit Boards and Classification**

18

- · Printed circuit boards are the baseline in electronic packaging they are the interconnection medium upon which electronic components are formed into electronic systems.
  - PCB materials are generally glass reinforced organic polyimide (epoxy, BT, ceramic are also used).
- Classified on the basis of
  - Dielectrics used
  - Reinforcement
  - Circuit type
  - Component types
  - Board construction
  - Design complexity



February 3rd, 2020 bhanu.sood@nasa.gov



IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Major Constituents of Laminates\***

| Constituent     | Major function (s)                                                                   | Example material (s)                                         |
|-----------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------|
| Reinforcement   | Provides mechanical strength and electrical properties                               | Woven glass (E-grade) fiber                                  |
| Coupling agent  | Bonds inorganic glass with organic resin and transfers stresses across the structure | Organosilanes                                                |
| Matrix          | Acts as a binder and load transferring agent                                         | Polyimide                                                    |
| Curing agent    | Enhances linear/cross polymerization in the resin                                    | Dicyandiamide (DICY), Phenol<br>novolac (phenolic)           |
| Flame retardant | Reduces flammability of the laminate                                                 | Halogenated (TBBPA), Halogen-free<br>(Phosphorous compounds) |
| Fillers         | Reduces dissipatation (high frequency), thermal expansion and cost of the laminate   | Silica,<br>Aluminum hydroxide                                |
| Accelerators    | Increases reaction rate, reduces curing temperature, controls cross-link density     | Imidazole,<br>Organophosphine                                |

22

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Example: The Glass Treatment Story \***

21







Fiber/resin interphase

poor glass treatment. OH HO-

23





Glass Weave Style

\* - Sood, Bhanu, and Michael Pecht. "The effect of epoxy/glass interfaces on CAF failures in printed circuit boards." Microelectronics Reliability (2017)



February 3rd, 2020 bhanu.sood@nasa.gov

#### **Printed Circuit Boards Continue to Cause** Headaches

24

- PCB vendors continue to provide high performance materials which are represented to be resistant to conductive anodic filament (CAF), fiber pullout and laminate cracking.
- Yet, PCB quality and reliability continues to suffer due to failures attributed to poor glass/resin adhesion leading to CAF.
- · High rates of non-conformances carrying high risk lead to multiple rebuilds causing impactful schedule delays.



Hu, Chaohui. "Study on the factors which affecting the conductive anodic filament reliability for packing substrate." Electronic Packaging Technology (ICEPT), 2017 18th International Conference on. IEEE, 2017

IPC APEX EXPO 2020



Halogen-free PCB Reliability Test and Analysis, IST Gr



Sood, Bhanu, and Pecht, Michael. "The effect of epoxy/glass interfaces on CAF failures in printed circuit boards." Microelectronics Reliability 82 (2018): 235-243.



t1 - time for glass/epoxy degradation, t2 - related to rate of electrochemical reaction

[1]. Rogers, Keith Leslie. An analytical and experimental investigation of filament formation in glass/epoxy composites. Diss. 2005. [2]. Sood, Bhanu, and Pecht, Michael. "Conductive filament formation in printed circuit boards: effects of reflow conditions and flame retardants." Journal of Materials Science: Materials in Electronics 22.10 (2011): 1602. February 3rd, 2020 bhanu.sood@nasa.gov 25

IPC APEX EXPO 2020

#### **Glass Fibers and Sizing Agents**

- Coupling agents are part of the sizings, they are functionally graded materials that act as adhesion promoters. [1] [2] [3]
  - Sizing agents are typically composed of antistats, lubricant, surfactant, silanes and film formers.
  - Silane act as molecular bridges between two chemically different materials (glass and epoxy matrix). - Organo-functional group bonds to the organic resin and inorganic groups bond to the glass surface.
- Sizing formulation chemistries and their proportions are closely held by glass suppliers and PCB suppliers

"...we are not allowed to discuss any sizing or glass chemistry related topics outside by company policy. Hope for your understanding..." – Senior Staff Scientist, PPG Glass.

• Optimizing the sizing layer is a complex art involving a compromise of manufacturing, marketing, technical and economic factors.

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov



#### **Resin-Glass Interface/Interphase**<sup>[1][2]</sup>

The region between the glass and resin is a three-dimensional region between the bulk fiber and bulk resin, this includes:

- Area of contact (interface) between the fiber and the matrix
- Region of some finite thickness extending on both sides of the interface in both the fiber and resin matrix (interphase). Modified



[1] Drzal, Lawrence T., Michael J. Rich, and Pamela F. Lloyd. "Adhesion of graphite fibers to epoxy matrices: I. The role of fiber surface treatment." The Journal of Adhesion 16.1 (1983): 1-30.

28

[2] Petersen, Helga Nørgaard, et al. Investigation of sizing-from glass fibre surface to composite interface. Diss. DTU Nanotech, 2017.

IPC APEX EXPO 2020

<sup>[1],</sup> Mishra, Debasmita, and Alok Satapathy. "An investigation on the dielectric properties of epoxy filled with glass micro-spheres and boron nitride." (2012) [2]. Mack, H. Choosing the Right Silane Adhesion Promoters for SMP Sealants, Adhesive and Sealant Council Meeting, Orlando, Fl, Spring 2001. Gelorme, J. D., & Kuczynski, J. (2010). [3]. U.S. Patent Application No. 12/694,005. 26

#### **FIB Experiments**



- · FIB removes the glass fibers selectively from the earlier mechanical planar microsection.
- · Beams with successively lower currents are then used to trim the face of the cut until the interphases of interest are imaged in the SEM.
- · Slight adjustments in the position of each trim cut are made based on observation of the progress.

Sood, Bhanu, and Pecht, Michael. "The effect of epoxy/glass interfaces on CAF failures in printed circuit boards." Microelectronics Reliability 82 (2018): 235-243.

2.Tomlin, Andrew Dermot. "Self-sensing composites: cure monitoring." (2010).

IPC APEX EXPO 2020



February 3rd, 2020 bhanu.sood@nasa.gov

#### **FIB** Sections – Glass/Resin Separation



Sood, Bhanu, and Pecht, Michael. "The effect of epoxy/glass interfaces on CAF failures in printed circuit boards." Microelectronics Reliability 82 (2018): 235-243.

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov



3. Halvorson, Rolf H., Robert L. Erickson, and Carel L. Davidson. "The effect of filler and silane content on conversion of resin-based composite." Dental

31

29

Hydrolysis of Siloxane Bonds

30



As the PCBs absorb moisture and combined with the residual stresses at the glass-resin interphase, the hydrolysis reaction at the interphase between the glass and resin drives an "unzipping" of the bonded region. 32

Materials 19.4 (2003): 327-333. IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

IPC APEX EXPO 2020

#### **Results of the Hydrolysis**



#### Printed Circuit Board Supplier Capability Overview

34

**Bare PCB Suppliers\*** 

IPC APEX EXPO 2020



33



IPC APEX EXPO 2020 35 February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

Support to U.S. Government Agencies\*



36

IPC APEX EXPO 2020

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

February 3rd, 2020 bhanu.sood@nasa.gov



#### **Factors Causing PCB Production Bottlenecks\***



39

# PCB Quality

- In a vast majority of cases, NASA uses IPC standards (e.g., IPC-6012, 6013)
   – IPC-6012 for rigid, IPC-6013 flex, IPC-6018 high speed etc..
- Inspection include:
  - Microsection evaluation (coupons)
  - Surface finish evaluation (coupons)
- Test include:
  - External visual examination
  - Electrical continuity and isolation
  - Solderability (not 100% cases)
  - Cleanliness
    - In some cases MIL, ESA or "inhouse" standards are applied.



IPC APEX EXPO 2020

PTH in Cross

section

#### Significance of Printed Circuit Board Requirements

- The requirements and coupons are a "front door".
- Examples:
  - Internal Annular Ring:
    - Egregious violations indicate there may have been a serious problem in development of the board (layup or lamination).
    - Other NCs don't indicate any risk at all (example: application of IPC-6012 Rev B. v/s IPC-6012 Rev. D)
  - Negative etchback v/s positive etchback:
    - Modern cleaning processes and flight experience result in equal reliability with both etchback conditions or no etchback.
  - Wicking of copper:
  - · Requirements are conservative based on broad statistics.
  - A basic analysis of the board layout can indicate directly if there is risk or not, regardless of requirements violations.

41

```
IPC APEX EXPO 2020
```

February 3rd, 2020 bhanu.sood@nasa.gov

#### **PCB Supplier Evaluation Study**

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Study Objective**

- Evaluate a subset of GSFC PCB suppliers (direct or indirect) and corresponding PCB coupon microsection testing data.
- Develop a methodology for data generation and collection to provide trend analysis
  - Identifies/predicts violation of a process limit criteria (in case of an egregious NC).
- Provide analysis for severity categories of the nonconformance.
- Provide recommendations to the suppliers (i.e. supplier quality engineering, continuous process monitoring, quality metrics definition).

43

#### Microsectioning

44

IPC - PCB Multi-Issue Microsection Wall Poster\*

42



- Secondary GSFC independent microsection analysis yielded 20-30% inspection rejects, caused by:
- Screening escapes:

- Test sample quality not consistent
- Supplier microsection process, inadequate coupons
- Requirement interpretations
- Requirements flow-down issues
- Alternative specifications (MIL, ECSS)
- Buying heritage and off-the-shelf designs



#### Requirements, Nonconformance, Data Generation and Collection

- Present study evaluates only the microsections performed by GSFC.
  - PCB coupon microsection evaluation in accordance to IPC Standard (IPC-6018B Class 3, IPC-6012C Class 3/A).
  - Coupon evaluation reports were generated, identified non-conformances.
- All PCB coupon testing results from all GSFC suppliers were recorded for 3 years (from 2015 2017):
  - Data include nonconformance and conformances in accordance with IPC Standards.
  - Total number of data points are approximately 882 jobs.
  - Each job has number of nonconformance with different severity.

#### **Study Methodology**

- Since 2015, received and analyzed 882 PCB coupon submissions from PCB suppliers.
- Top ten suppliers sent 638 submissions.
- Total nonconformance observed: 260

IPC APEX EXPO 2020

IPC APEX EXPO 2020

- For each supplier, analyzed nonconformance (s)
  - Identify severity trend across top 10 GSFC suppliers by analyzing submission rate and nonconformance spread.

46

- Classifying and analyzing top 5 severity categories.

IPC APEX EXPO 2020

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.go

#### Data Analysis –Submission and Nonconformance for Supplier

45



## Classification and Analysis - Top 5 Nonconformances

Twenty one distinct conformances observed among the ten suppliers

48

| NC | Nonconformance                                       | Standard            |
|----|------------------------------------------------------|---------------------|
| A  | Inner layer separations/inclusions                   | IPC 6012B Class 3/A |
| в  | Electroless Ni less than 118 microinches             | IPC 6012B Class 3/A |
| С  | Plating voids                                        | IPC 6012DS          |
| D  | Separation/inclusions between plating layers         | IPC 6012B Class 3/A |
| E  | Copper wicking in excess of 2.0 mil                  | IPC 6012B Class 3/A |
| F  | Internal annular ring less than 2.0 mil              | IPC 6012B Class 3/A |
| G  | Internal annular ring less than 5.0 mil (drwg. note) | IPC 6012B Class 3/A |
| Н  | External annular ring less than 5.0 mil              | IPC 6012B Class 3/A |
| 1  | Immersion gold less than 3.0 micro inches            | IPC 6012DS          |
|    | Electroless nickel and immersion gold plating        |                     |
| J  | thickness < 118 micro-inches (Ni) and 2 micro-       | IPC 6012B Class 3/A |
| К  | Blind via plating thickness less than 0.8 mil        | IPC 6012B Class 3/A |
| L  | Resin recession greather than 3 mil                  | IPC 6012B Class 3/A |
| М  | Solid copper micro via voids in excess of 33%        | 8252313C            |
| N  | Laminate delamination                                | IPC 6012B Class 3/A |
| 0  | laminate cracks                                      | IPC 6012C Class 3/A |
| Р  | Etchback less than 0.2 mil                           | IPC 6012B Class 3/A |
| Q. | Immersion gold plating thickness in excess of 6 mil  | IPC 6012C Class 3/A |
| R  | Copper plating thickness less than 1.0 mil           | IPC 6012B Class 3/A |
| S  | Laminate crack greater than 3.0 mil                  | IPC 6012B Class 3/A |
| Т  | Dielectric thickness less than 3.0 mil min           | IPC 6012B Class 3/A |
| U  | Laminate void greater than 3.0 mil                   | IPC 6012B Class 3/A |



#### Analyzing Top 5 Severities of Supplier's Nonconformance

(A) Inner layer separations/inclusions · Observations show the (D) Separation/inclusions between plating layers nonconformances with the most (E) Copper wicking in excess of 2.0 mil occurrences (7 out of 10 Suppliers) are (F) Internal annular ring less than 2.0 mil D and F. (J) ENIG is less than the minimum requirements · Investigated the contributors to Electrolytic plating implement techniques which may Drilling eliminate theses nonconformances from Front end engineering Electrical test at least 7 suppliers. Lamination Electroless plating IOA) politisenzal lesites h Etching Imaging inner laver pretreatment Via in Pad Plated Over (VIPPO) 40 50 60 70 80 30 # of Facilities - "Challenges and Opportunities: State of the U.S. Bare Printed Circuit Board Industry" Crawford M. and Botwin B., IPC APEX Expo, February 11-16, 2017, San Diego CA. Reproduced with permission

49

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.go

#### **Inner Layer Separations or Inclusions**

- Separation of inner-layer foil and the plated through hole barrel.
- Inclusion contaminant material that is present in an area where it is not expected.

**Risk: intermittent electrical open or** complete open after board is subjected to thermal excursions (reflow, wave soldering or rework)



- 1. IPC-6012 Qualification and Performance Specification for Rigid Printed Boards.
- 2. Swirbel, Tom, Adolph Naujoks, and Mike Watkins. "Electrical design and simulation of high density printed circuit boards." IEEE transactions on advanced packaging 22.3 (1999): 416-423. 50

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Inner Layer Separations or Inclusions**

51

#### **Contributors**

- · Improper lamination press or cure cycles whether it be pressure, time, temperature.
- Others include inadequate coverage of inner layer oxide, moisture not completely removed in pre-lamination bake cycle.
- Bad batch of prepreg and or laminate. ٠
- · Post-electroless copper cleaning residues, contaminated pretreatment prior to electrolytic plating, or an outof-control electrolytic copper process.

#### Resolution

- Consistency in drilling processes.
- · Reduce the resin content in the stack up.
- Good desmear, with adequate texture.
- · Provide adequate copper border for support and resin venting

#### **Separation or Inclusions Between Plating Layers**

Plating separation -The separation between a plating layer and foil.





Risk: intermittent electrical open or complete opens due to mechanical or thermal stresses.

52

1. IPC-6012 - Qualification and Performance Specification for Rigid Printed Boards.

2. Yung, Edward K., Lubomyr T. Romankiw, and Richard C. Alkire. "Plating of Copper into Through-Holes and Vias." Journal of the Electrochemical Society 136.1 (1989): 206-215.

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

IPC APEX EXPO 2020

#### **Separation or Inclusions Between Plating Layers**

#### **Copper Wicking in Excess of 2.0 mil**

#### **Contributors** Resolution The extension of copper from a • Incomplete wrap plating • Adjust plating parameters PTH along the glass fiber fabric. • Overly-aggressive cleaning process • Optimize cleaning processes • Insufficient cleaning Risk: intermittent electrical shorts or complete shorts due to bias driven migration of copper towards noncommon conductors. 1. Sood, Bhanu, and Michael Pecht. "Printed Circuit Board Laminates." Wiley Encyclopedia of Composites (2011). 2. Tummala, Rao R., Eugene J. Rymaszewski, and Y. C. Lee. "Microelectronics packaging handbook." (1989): 241-242. 3. IPC-6012 - Qualification and Performance Specification for Rigid Printed Boards. IPC APEX EXPO 2020 February 3rd, 2020 bhanu.sood@nasa.gov IPC APEX EXPO 2020 February 3rd, 2020 bhanu.sood@nasa.gov 53 54

#### Copper Wicking in Excess of 2.0 mil

55

#### Contributors

- Dull drill bits or broken drill bits that causes a crack in the laminate.
- Incompatible laminate material
- Insufficient glass etch.
- Poor glass to organic adhesion.

#### Resolution

- Optimize desmear parameters
- Improve drilling operation (feed and speed).
- Ensure sufficient resin wet-out of glass fibers (siloxane treatment).

#### Internal Annular Ring Less Than 2.0 mil

This occurs, when the inner layer copper pad (measured from the hole wall plating to its outer most length) is less than 2 mils.

Risk: inner layer breakouts after the board is subjected to thermal excursions (reflow, wave soldering or rework) leading to intermittent electrical or complete open behavior.



Sood, Bhanu, and Sindjui, N. "A Comparison of Registration Errors Amongst Suppliers of Printed Circuit Boards", Proceedings, IPC APEX Expo (2018).

56

2. IPC-6012 - Qualification and Performance Specification for Rigid Printed Boards.

IPC APEX EXPO 2020

#### Internal Annular Ring Less Than 2.0 mil

57

**ENIG Less than Minimum** 

.

•

59

Contributors

• Improper cleaning of

followed (pH and

• Improper or inadequate

• Bath parameters not being

• Bath temperature too low.

• Copper surface not clean of oil or inhibiting film.

surfaces.

rinsing.

chemical).

| Contributors                                                                                                                                                                                                                                                                                                                                                        | Resolution                                                                                                                                                                                                                                                               | Electroless nickel and/or immersion gold plating thickness (ENIG) is less                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | XRF Spectrum                                                                                                        |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Drilled-hole pattern not<br/>matching the lands on the<br/>internal layers (Misregistration).</li> <li>Lamination process.</li> <li>Prelamination treatments that<br/>involve scrubbing or bending<br/>may stretch the thin laminate,<br/>which will then shrink after it is<br/>etched and baked dry.</li> <li>Application of specification or</li> </ul> | <ul> <li>Better material selection of laminate, improved cleanliness, and reduction in the amount of volatiles.</li> <li>Confirm whether or not it is operator error.</li> <li>Update drawing notes to bring the notes in line with current industry maturity</li> </ul> | than the minimum requirements (118<br>micro-inches for Ni and 2 micro-inches<br>for Au).<br>Risk: (1) solderability and, (2)<br>excessive dissolution of copper into<br>the bulk solder (forming brittle<br>intermetallic) when nickel is thin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                     |
| drawing notes.                                                                                                                                                                                                                                                                                                                                                      | levels.                                                                                                                                                                                                                                                                  | <ol> <li>Johal, Kuldıp, and Jerry Brewer. "Are you in control of your electroless nickel/imm</li> <li>Meng, Chong Kam, Tamil Selvy Selvamuniandy, and Charan Gurumurthy. "Discoled and the selected select</li></ol> | nersion gold process?." Proc. Of IPC Works. No. S03-3.<br>oration related failure mechanism and its root cause in F |

February 3rd, 2020 bhanu.sood@nasa.gov

- 2000. Electroless
- Nickel Immersion Gold (ENIG) Pad metallurgical surface finish." Physical and Failure Analysis of Integrated Circuits, 2004. IPFA 2004. Proceedings of the 11th International Symposium on the. IEEE, 2004.

58

ENIG (Au or Ni) Less than the Minimum

IPC-4552 – Specification for Electroless Nickel/Immersion Gold (ENIG) Plating for Printed Circuit Boards

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### Summary - PCB Supplier Study

- The test data is analyzed using statistical method to provide trend analysis for all suppliers.
  - Root cause(s) and key contributors are identified.
  - Mitigation plan is included for the root cause of nonconformance.
- Provide recommendations to the supplier's process, identification and prediction of nonconforming process limit criterion, and to improve test standards.
- New technologies (example: smaller annular rings, via-in-pads, thinner laminates or newer plating) are implemented on the basis of supplier maturity and reported NCs.

60

IPC APEX EXPO 2020

Resolution

cleaners or mechanical

· scrubbing Institute micro-etch

· Improve rinsing( Check flow,

agitation and water quality)

Raise temperature per supplier

Readjust to supplier operational

step to improve cleaning

specifications

parameters

Re-clean copper using chemical

#### Generally, failures do not "just happen." Failures may arise during any of the following stages of a product's life cycle: $\rightarrow$ Product design $\rightarrow$ Packaging **Failure Analysis** $\rightarrow$ Manufacturing $\rightarrow$ Transportation $\rightarrow$ Installation $\rightarrow$ Assembly $\rightarrow$ Screening $\rightarrow$ Operation $\rightarrow$ Testing $\rightarrow$ Maintenance $\rightarrow$ Storage The damage (failure mode) may not be detected until a later phase of the life cycle. IPC APEX EXPO 2020 February 3rd, 2020 bhanu.sood@nasa.gov IPC APEX EXPO 2020 February 3rd, 2020 bhanu.sood@nasa.gov 62 61

#### What is Root Cause Analysis?

Root Cause analysis has four major objectives:

- Verify that a failure occurred;
- Determine the symptom or the apparent way a part has failed (the mode);
- Determine the mechanism and root cause of the failure;
- Recommend corrective and preventative action.

While generally synonymous, "Failure analysis" is commonly understood to include all of this except determination of root cause.

63

# What is a Root Cause?

What Causes Products to Fail?

#### The root cause is the most basic causal factor or factors that, if corrected or removed, will prevent the recurrence of the situation.\*

The purpose of determining the root cause(s) is to fix the problem at its most basic source so it doesn't occur again, even in other products, as opposed to merely fixing a failure symptom. Identifying root causes is the key to preventing similar occurrences in the future.

Ref: ABS Group, Inc., Root Cause Analysis Handbook, A Guide to Effective Incident Investigation, ABS Group, Inc., Risk & Reliability Division, Rockville MD. 64

## Root Cause Analysis is Different from Troubleshooting

- Troubleshooting is generally employed to eliminate a symptom in a given product, or to identify a failed component in order to effect a repair.
- Root cause analysis is dedicated to finding the fundamental reason why the problem occurred in the first place, to prevent future failures.

#### From Symptoms to Root Causes

- Symptoms are manifestations of a problem; signs indicating that a failure exists.
  - Example: a symptom of printed circuit board failure could be the measurement of open circuits after fabrication.
- An apparent cause (or immediately visible cause)

is the superficial reason for the failure.

- Example: the apparent cause of open circuits could be that traces have discontinuities that result in open circuits.
- Root Cause is the most basic casual factor(s).
  - Example: the root cause could arise during the manufacturing process if the circuit boards are stacked improperly, resulting in scratches to circuit traces. Another possible root cause could be the presence of contaminants during the copper trace etching process, which resulted in discontinuities in the traces.

66

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Root Cause Analysis**

65

• Root cause analysis is a methodology designed to help:

Describe WHAT happened during a particular occurrence,
 Determine HOW it happened, and
 Understand WHY it happened.

- Only when one is able to determine WHY an event or failure occurred, will one be able to determine corrective measures, and over time, the root causes identified can be used to target major opportunities for improvement.
- Uncovering ROOT CAUSE may require 7 iterations of "Why?"

#### **Root Cause Analysis Process**



68

IPC APEX EXPO 2020

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov



#### **Hypothesizing Causes**

Hypothesizing causes is the process of applying knowledge of risks associated with a product's design and life cycle to the data gathered about the failure event, in order to postulate a root cause.

- Tools for hypothesizing causes:
  - Failure modes, and effects analysis (FMEA)
  - Fault tree analysis (FTA)
  - Cause and effect diagram Ishikawa diagram (fishbone analysis)
  - · Pareto analysis

#### **Tools for Hypothesizing Root Causes**

IPC APEX EXPO 2020

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

IPC APEX EXPO 2020

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

• Failure modes and effects analysis is an approach for identifying all possible failures in a design, a manufacturing or assembly process, or a product or service.

 Knowledge of stresses is combined with failure models to prioritize failure mechanisms according to their severity and likelihood of occurrence.



#### **FMEA Methodology**

71

69

#### **Fault Tree Analysis**

70

• In contrast with the "bottom up" assessment of FMEA, fault-tree is a "top down" analysis that starts qualitatively to **determine what failure modes can contribute to an undesirable top level event**.

• It aims at developing the structure from which simple logical relationships can be used to express the probabilistic relationships among the various events that lead to the failure of the system.



IPC APEX EXPO 2020

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

IPC APEX EXPO 2020

72

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

#### **Cause and Effect Diagram (Electrical Opens in PCBs)**



73

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Cause and Effect Diagram (Electrical Shorts in PCBs)**



74

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Cause and Effect Diagram (Delamination in PCBs)**



75

**Pareto Chart Example** - Failure Causes in Electronic Devices -



Ref: Pecht M. and V. Ramappan: "Review of Electronic System and Device Field Failure Returns," IEEE Transactions on CHMT, Vol. 15, No. 6, pp. 1160-1164, 1992.

76

February 3rd, 2020 bhanu.sood@nasa.gov

IPC APEX EXPO 2020

#### **Collecting Supporting Evidence**

- Even if a root cause has been hypothesized, additional evidence is often required to assess (i.e., prove or invalidate) the hypotheses formulated.
- Evidence can be gathered by
  - undertaking sample physical evaluation.
  - reviewing documents and procedures against standards, and
  - interviews

IPC APEX EXPO 2020

#### Analysis and Interpretation of Evidence

· Reviewing in-house procedures

 (e.g., design, manufacturing process, procurement, storage, handling, quality control, maintenance, environmental policy, safety, communication or training procedures)

- ...against corresponding standards, regulations, or part- and equipment vendor documentation

   (e.g., part data sheet and application notes, equipment operating and maintenance manuals)
- ....can help identify causes such as misapplication of equipment, and weakness in a design, process or procedure.
  - Example 1: misapplication of a component could arise from *its use outside the vendor specified* operating conditions (e.g., current, voltage, or temperature).
  - Example 2: equipment (e.g., assembly, rework or inspection equipment) misapplication can result from *uncontrolled modifications or changes* in the operating requirements of the machine.
  - Example 3: a defect may have been introduced due to *misinterpretation* of poorly written assembly instructions.

78

| IPC APEX | EXPO 2020 |
|----------|-----------|
|----------|-----------|

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

#### **General Approach Used for Failure Analysis**

77

- The overriding principle of failure analysis is to *start with the least destructive methods and progress to increasingly more destructive techniques.*
- The potential for a nominally non-destructive technique to cause irreversible changes should not be underestimated.
  - For example, the simple act of handling a sample, or measuring a resistance, can cause permanent changes that could complicate analysis further down the line.
- Each sample and failure incidence may require a unique sequence of steps for failure analysis. The process demands an *open mind*, *attention to detail*, and a *methodical approach*.

70





80

February 3rd, 2020 bhanu.sood@nasa.gov

IPC APEX EXPO 2020

# **Non-Destructive Testing (NDT)**

- Visual Inspection
- Optical Microscopy
- X-ray imaging
- X-ray Fluorescence Spectroscopy
- Acoustic microscopy
- Residual gas analysis
- Hermeticity Testing

#### **External Inspection**

- Visual inspection of external condition
  - Differences from good samples
  - May require exemplars
- Detailed inspection: appearance, composition, damage, contamination, migration, abnormalities
  - Low power microscope
  - High power microscope
  - Scanning electron microscope (SEM)

# **Electrical Testing**

81

- Electrical characteristics/performance
- DC test
- Parametrics (current-voltage characteristic)

83

- Simulated usage conditions
- Electrical probing

#### Deprocessing: Destructive Physical Analysis (DPA)

84

82

- Modification of specimen in order to reveal internal structures and analyze failure site. May involve:
  - Cross-sectioning and metallography
  - Decapsulation or delidding
  - Residual Gas Analysis for internal gases





February 3rd, 2020 bhanu.sood@nasa.gov

1× Magnification: Before Decapsulation

February 3rd, 2020 bhanu.sood@nasa.gov

<sup>1×</sup> Magnification: After Decapsulation\*

#### **Fault Isolation**

- Electrical Probing
- Time Domain Reflectometry (TDR)
- Electron Beam Testing
  - electron beam induced current (EBIC),
  - voltage contrast (VC),
  - cathodoluminescence (CL)
- Emission Microscopy
- Scanning Probe Microscopy
- Thermal Analysis

#### **Physical Analysis of Failure Site**



86

IPC APEX EXPO 2020

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Root Cause Identification**

85

- Testing may be needed to determine the effect of hypothesized factors on the failure.
- A design of experiment (DoE) approach is recommended to incorporate critical parameters and to minimize the number of tests.

87

• This experimentation can validate a hypothesized root cause.

# **Failure Mechanisms**

88

#### **Review: Failure Definitions**

| Failure           | A product no longer performs the function for which it was intended             |
|-------------------|---------------------------------------------------------------------------------|
| Failure Mode      | The effect by which a failure is observed.                                      |
| Failure Site      | The location of the failure.                                                    |
| Failure Mechanism | The physical, chemical, thermodynamic or other process that results in failure. |

In principle, it should be possible to develop a **failure model** for a specific failure mechanism, expressing the likelihood of failure (time-to-failure, probability of failure, strength, etc.) as a function of the stresses and characteristics of the material.

89

#### IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### IPC APEX EXPO 2020

#### **Review: Classification of Failures**

Key classes of failure:

- *overstress*: use conditions exceed strength of materials; often sudden and catastrophic
- *wearout*: accumulation of damage with extended usage or repeated stress
- *infant mortality*: failures early in expected life; typically related to quality issues.

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Examples of Failure Models**

| Failure Mechanism    | Failure Sites             | Relevant Stresses                | Sample Model        |
|----------------------|---------------------------|----------------------------------|---------------------|
| Fatigue              | Die attach, Wirebond/TAB, |                                  | Nonlinear Power     |
|                      | Solder leads, Bond pads,  | Cyclic Deformations              | Law (Coffin-Manson) |
|                      | Traces, Vias/PTHs,        | $(\Delta T, \Delta H, \Delta V)$ |                     |
|                      | Interfaces                |                                  |                     |
| Corrosion            | Metallizations            | M, $\Delta V$ , T, chemical      | Eyring (Howard)     |
|                      |                           |                                  |                     |
| Electromigration     | Metallizations            | T, J                             | Eyring (Black)      |
| Conductive Anodic    | Between Metallizations    | Μ, ΛΥ                            | Power Law (Rudra)   |
| Filament Formation   |                           |                                  |                     |
| Stress Driven        | Metal Traces              | σ, Τ                             | Eyring (Okabayashi) |
| Diffusion Voiding    |                           |                                  |                     |
| Time Dependent       | Dielectric layers         |                                  | Arrhenius (Fowler-  |
| Dielectric Breakdown |                           | V, T                             | Nordheim)           |
|                      |                           |                                  |                     |
| Δ: Cyclic            | e range                   | V: Voltage                       |                     |
| Λ: gradie            | ent                       | M: Moisture                      |                     |
| T: Temp              | erature                   | J: Current densi                 | ty                  |
| H: Humi              | ditv                      | σ: Stress                        |                     |

91

#### **ESD/EOS Induced IC Failure Modes and Sites**

90

Electrostatic discharge (ESD)/Electrical overstress (EOS) damage to an electrical circuit occurs due to electrical or thermal overstress during a transient electrical pulse.

Electrically, ESD and EOS can manifest as

- Opens
- Shorts
- Increased leakage
- Parametric shift

Physically, ESD and EOS can cause

- Melted bonding wires
- Molding compound burning
- Junction failure
- Gate oxide breakdown
- Discoloration
- Contact spike



Lee, T. W., 'ESD and EOS- There Is a Difference', Commercialization of Military and Space Electronics Conference, pp. 49-65, 2002.

IPC APEX EXPO 2020

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

#### **Board Level Failures (examples)**

#### Plated Through Hole (PTH)/Via

- 1. Fatigue cracks in PTH/Via wall
- 2. Overstress cracks in PTH/Via wall
- 3. Land corner cracks
- 4. Openings in PTH/Via wall
- 5. PTH/Via wall-pad separation

#### Electrical

6. Electrical overstress (EOS)7. Signal interruption (EMI)

#### Board

8. CAF (hollow fiber)
 9. CAF (fiber/resin interface)
 10. Electrochemical migration
 11. Buckling (warp and twist)

#### **Copper Metallization**

12. Cracks in internal trace
 13. Cracks in surface trace
 14. Corrosion of surface trace

#### **Assembly Level Failures (examples)**

#### **Solder Interconnect**

- Poor Solderability/Wettability
  - Tombstoning; Can accelerate other solder failure mechanisms
- Overstress Interconnect Failures
  - Solder Fracture (accelerated by intermetallic formation)
- Wearout Interconnect Failures
  - Solder Fatigue, Solder Creep
- Solder Bridging
- Component Failure due to Handling

| IPC APEX | EXPO | 2020 |
|----------|------|------|
|          |      |      |



IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov



**ECM: Surface and Sub-surface Mechanisms** 

93

|                         | 150 μm                              | Cathode 300 µm   |
|-------------------------|-------------------------------------|------------------|
| ECM                     | Conductive Anodic<br>Filament (CAF) | Dendritic Growth |
| <b>Growth Direction</b> | Anode to cathode                    | Cathode to anode |
| Filament Composition    | Metallic salt                       | Pure metal       |
| <b>Growth Position</b>  | Internal                            | Surface          |

Ref: Sood, Bhanu, Michael Osterman, and Michael Pecht. "An Examination of Glass-fiber and Epoxy Interface Degradation in Printed Circuit Boards." and Zhan, Sheng, Michael H. Azarian, and Michael Pecht. "Reliability of printed circuit boards processed using no-clean flux technology in temperature–humidity–bias conditions." Device and Materials Reliability, IEEE Transactions on 82 (2008): 426-434. IPC APEX EXPO 2020 95 February 3rd, 2020 bhanu.sood@nasa.gov

IPC APEX EXPO 2020

Formation of Conductive Filaments<sup>[1][2]</sup>

94



 Rogers, K. L. (2005). An analytical and experimental investigation of filament formation in glass/epoxy composites (Doctoral dissertation).
 Sood, B., & Pecht, M. (2011). Conductive filament formation in printed circuit boards: effects of reflow conditions and flame retardants. Journal of Materials Science: Materials in Electronics, 22(10), 1602-1615.

#### PTH-PTH (6 mil) 10V, 85° C/85% RH<sup>[1]</sup>



 Sood, B., & Pecht, M. (2011). Conductive filament formation in printed circuit boards: effects of reflow conditions and flame retardants. Journal of Materials Science: Materials in Electronics, 22(10), 1602-1615.

97

IPC APEX EXPO 2020

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

#### Importance of the Epoxy/Glass Interface <sup>[1] [2]</sup>

Path formation for CAF is often along the glass fiber to epoxy matrix interphase.







Path formation step (t<sub>1</sub>) for CAF is eliminated when hollow glass fibers are present.

Fiber/resin interphase delamination occurs due to CTE mismatch (shear) induced weakening or bond degradation.

98

IPC-9691, User guide for the IPC-TM-650, method 2.6.25, conductive anodic filament (CAF) resistance and other internal electrochemical migration testing.
 Shukla, A. (1997). Hollow fibers in woven laminates. Print Circ Fab, 20(1), 30-32.

IPC APEX EXPO 2020

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov



99

Factors Affecting CAF: PCB Internal Conductor Spacings



PTH-to-PTH spacings



Ref: Rogers, Keith, et al. "Conductive filament formation failure in a printed circuit board." Circuit World 25.3 (1999): 6-8.

100

IPC APEX EXPO 2020

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

#### **Factors Affecting CAF: Board Orientation Respective to Fabric Weave**



The initial set of parallel fiber bundles, known as the warp, lie in the machine direction

A second set of parallel fiber bundles, known as the fill or weft, is woven through the first set

ef: Rogers, Keith Leslie. "An analytical and experimental investigation of filament formation in glass/epoxy composites." (2005).

February 3rd, 2020 bhanu.sood@nasa.gov

#### Effect of Voltage and Humidity on **Time to Failure**



102

Ref: Rogers, Keith Leslie. "An analytical and experimental investigation of filament formation in glass/epoxy composites." (2005).

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Fiber/Resin Interface Delamination**

101

Fiber/resin interface delamination occurs as a result of stresses generated under thermal cycling due to a large CTE mismatch between the glass fiber and the epoxy resin (ratio of <u>1 to 12</u>).



Delamination can be prevented/resisted by selecting resin with lower CTE's and optimizing the glass surface finish. Studies have shown that the bond between fiber and resin is strongly dependent upon the fiber finish.

103

Ref: Rogers, Keith Leslie. "An analytical and experimental investigation of filament formation in glass/epoxy composites." (2005).

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Hollow Fibers**



Hollow fibers are vacuous glass filaments in E-glass laminates that can provide paths for CAF.

With the appearance of hollow fibers inside the laminates, CAF can happen as a one step process. In this case, the number of hollow fibers inside the laminates is most critical to reliability.

104

Ref: Rogers, Keith Leslie, "An analytical and experimental investigation of filament formation in glass/epoxy composites," (2005).

IPC APEX EXPO 2020

#### **Images of Hollow Fibers**



105

#### Drilling

Drilling damage can accelerate CAF through

• Fiber/resin delamination,

• Creation of paths for moisture to accumulate

• Wicking due to cracking of the board material

Ref: Rogers, Keith Leslie. "An analytical and experimental investigation of filament formation in glass/epoxy composites." (2005).



Ref: Rogers, Keith Leslie. "An analytical and experimental investigation of filament formation in glass/epoxy composites." (2005).

IPC APEX EXPO 2020

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### **PTH-Resin Separation**



In both of these SEM pictures, a separation can be seen at the copper plating to fiber epoxy resin board interface. These gaps provide an accessible path for moisture to accumulate and CAF to initiate. These voids can be adjacent to inner-layer copper foil or to the PTH barrel and normally result from contraction of the epoxy (resin recession) due to the heat of thermal stress.

107

Ref: Rogers, Keith Leslie. "An analytical and experimental investigation of filament formation in glass/epoxy composites." (2005).

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Background on Dendritic Growth**

106

**Dendritic Growth** is a form of electrochemical migration (ECM) involving the growth of conductive filaments on or in a printed circuit board (PCB) under the influence of a DC voltage bias. [IPC-TR-476A]



He, Xiaotei, M. Azarian, and M. Pecht. "Effects of solder mask on electrochemical migration of tin-lead and lead-free boards." IPC printed circuit Expo, APEX & Designer summit proceedings.

108

IPC APEX EXPO 2020

#### **Electrochemical Migration**



Ref: He, Xiaolei, M. Azarian, and M. Pecht. "Effects of solder mask on electrochemical migration of tim-lead and lead-free boards." IPC printed circuit Expo. APEX & Designer summit proceedings and Ambat, Rajan, et al. "Solder flux residues and electrochemical migration affection clevices." Eurocorr proceedings, Nice 10.1.321953 (2009). IPC APEX EXPO 2020 100 February 3\*, 2020 bhanu.sood@nasa.go

#### Contaminants

- Halide residues, such as chlorides and bromides, are the most common accelerators of dendritic growth.
- Chlorides are more detrimental, but easier to clean
- Bromides can resist cleaning; often require DI water with saponifier
- In general, an increased risk of ECM will tend to occur once the levels of chloride exceed 10µg/in<sup>2</sup> or bromide exceeds 15µg/in<sup>2</sup>
- Rapid failure can occur when contaminant levels exceed  $50 \mu g/in^2$

Ref: He, Xiaofel, M. Azarian, and M. Pecht. "Effects of solder mask on electrochemical migration of tin-lead and lead-free boards." IPC printed circuit Expo, APEX & Designer summit proceedings and Ambat, Rajan, et al. "Solder flux residues and electrochemical migration failures of electronic devices." Eurocorr proceedings, Nice 10.1.332 1953 (2009). In February 3rd, 2020 to banu.sood@nasa.gov

# What Are the Sources of Contaminants?

- Board Manufacturing
  - Flame-proofing agents
  - Copper plating deposits
  - Etchants
  - Cleaners
  - Fluxes (for HASL coatings)
  - Poorly polymerized solder masks
  - "Fingerprints"

- Assembly
- Fluxes
- Solder paste residues
- "Fingerprints"
- Environmental
- Liquid (i.e., salt spray)
- Gaseous (i.e.,  $Cl_2$ )

# Plated Through Hole (PTH) Failures

- 1. Circumferential cracking
  - Single event overstress
  - Cyclic fatigue
- Openings (voids, etch pits)Accelerate circumferential cracking
- 3. Wall-Pad Separation
  - Also known as "breakout of internal lands" or "plated-barrel separation"

Ref: He, Xiaolei, M. Azarian, and M. Pecht. "Effects of solder mask on electrochemical migration of tin-lead and lead-free boards." IPC printed circuit Expo, APEX & Designer summit proceedings and Ambat, Rajan, et al. "Solder flux residues and electrochemical migration failures of electronic devices." Eurocorr proceedings, Nice 10.1.3321953 (2009).

111

IPC APEX EXPO 2020

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

IPC APEX EXPO 2020

112

#### **PTH Failures (cont.)**



Ref: Bhandarkar, S. M., et al. "Influence of selected design variables on thermo-mechanical stress distributions in plated-through-hole structures." Journal of Electronic Packaging 114.1 (1992): 8-13.

IPC APEX EXPO 2020 113

#### 1. Circumferential Cracking -**Single Event Overstress**



Since the difference in the coefficient of thermal expansion (CTE) of the copper plating and the resin system in the PWBs is at least a factor of 13, stress exerted on the plated copper in the plated-through holes in the z-axis can cause cracking.

Ref: Bhandarkar, S. M., et al. "Influence of selected design variables on thermo-mechanical stress distributions in plated-through-hole structures." Journal of Electronic Packaging 114.1 (1992): 8-13. 114

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### Single Event Overstress (cont.)

- Failure Mode
  - Complete electrical open
- Failure History
  - Primarily occurs during assembly; may not be detected until after operation
- Root-Causes
  - Excessive temperatures during assembly
  - Resin Tg below specification
  - Insufficient curing of resin
  - Outgassing of absorbed moisture
  - Plating folds
  - PTH wall recession
  - Resin-rich pockets adjacent to PTH
  - Insufficient mechanical properties of deposited copper
  - Plating voids
  - Etch pits
  - Insufficient PTH wall thickness

# **Design Considerations to Avoid Fatigue Damage in PTHs**

- PTH Spacing
  - Decreasing spacing improves mechanical reliability
- Aspect Ratio
  - Decreasing board thickness more effective than increasing hole diameter
- Plating Thickness
  - Increasing leads to increasing in fatigue strength
- Nonfunctional Internal Pads
  - Minimal effect. Results in localized stress relief; most effective when results in elimination of resin-rich areas

116

Ref: Kapur, Kailash C., and Michael Pecht, Reliability engineering, John Wiley & Sons, 2014.

IPC APEX EXPO 2020

115

February 3rd, 2020 bhanu.sood@nasa.gov

February 3rd, 2020 bhanu.sood@nasa.gov

IPC APEX EXPO 2020

#### **Root-Cause Analysis of Circumferential Fatigue Cracking**

- Failure Mode
  - Intermittent to complete electrical open
- Failure History
  - Requires an environment with temperature cycling; often occurs after extended use in the field ("child" or "teenage" mortality)

117

- Root-Causes
  - Resin CTE below specification
  - Plating folds
  - PTH wall recession
  - Resin-rich pockets adjacent to PTH
  - Customer use exceeds expected environment
  - Insufficient mechanical properties of deposited copper
  - Presence of overstress crack
  - Plating voids
  - Etch pits ("mouse bites")
  - Insufficient PTH wall thickness

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### 2. Openings in PTH Walls





Optical micrograph of cross section of PTH with etch damage

Electron micrograph of same PTH shown on left

#### Overetching can cause electrical opens or induce overstress circumferential cracking

Ref: Bhandarkar, S. M., et al. "Influence of selected design variables on thermo-mechanical stress distributions in plated-through-hole structures." Journal of Electronic Packaging 114.1 (1992): 8-13.

IPC APEX EXPO 2020

118

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Evidence of Overetching**



Optical micrograph of cross section of PTH with etch damage (bright field)



Optical micrograph of cross section of PTH with etch damage (dark field)

#### Evidence of overetching can include reduced plating thickness and discoloration of PTH barrel walls

Ref: Bhandarkar, S. M., et al. "Influence of selected design variables on thermo-mechanical stress distributions in plated-through-hole structures." Journal of Electronic Packaging 114.1 (1992): 8-13. 119

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Opening in PTH/Via**

- Failure Mode
  - Complete electrical open
- Failure History
  - Often occurs during assembly; may not be detected until after operation
- Root-Causes

- Openings in PTH's/Vias are etch pits or plating voids and often occur because the following manufacturing processes are not optimized:

- Drilling
- Desmear/Etchback
- · Electroless copper plating or direct metallization
- · Electrolytic copper plating
- · Tin resist deposition
- · Etching
- Openings can also occur due to poor design (i.e., single-sided tenting of vias, resulting in entrapment of etchant chemicals)

Ref: Bhandarkar, S. M., et al. "Influence of selected design variables on thermo-mechanical stress distributions in plated-through-hole structures." Journal of Electronic Packaging 114.1 (1992): 8-13. 120

IPC APEX EXPO 2020

#### 3. PTH/Via Wall-Pad Separation



Optical micrograph of cross section perpendicular to the PTH axis

Optical micrograph of cross section parallel to the PTH axis

Ref: Bhandarkar, S. M., et al. "Influence of selected design variables on thermo-mechanical stress distributions in plated-through-hole structures." Journal of Electronic Packaging 114.1 (1992): 8-13.

#### **PTH/Via Wall-Pad Separation**

- Failure Mode
  - Intermittent or complete electrical open
- Failure History
  - Will primarily only occur during assembly
- Root-Causes
  - Insufficient Curing of Resin.
  - Outgassing of absorbed moisture
  - Excessive temperatures during assembly
  - Resin CTE or Resin Tg below specification
  - Number of nonfunctional lands (only useful for failures during assembly)
  - Drilling process resulting in poor hole quality
  - Insufficient desmearing process.
  - Substandard processes or materials in electroless copper plating

Ref: Bhandarkar, S. M., et al. "Influence of selected design variables on thermo-mechanical stress distributions in plated-through-hole structures." Journal of Electronic Packaging 114.1 (1992): 8-13.

| v | IPC APEX EXPO 2020 | 122 | February 3rd, 2020 | bhanu.sood@nasa.gov |
|---|--------------------|-----|--------------------|---------------------|
|   |                    |     |                    |                     |

Failure Mechanisms due to Handling

- Affects leadless components
  - Ball grid arrays (BGAs), Flip Chip on Board
- Affects brittle components
- Insidious
  - Failures due to handling tend to difficult to screen and intermittent in nature

123

- Often occur after testing

#### When Do Handling Failures Occur?

- Assembly
  - Transfer of product between lines; during rework
- Heatsink Attachment
- Use of screws
- Connector Insertion
  - Large press-fit connectors; daughter boards into mother boards
- Electrical Testing
  - Bed-of-Nails testing can bend local areas
- Packaging
- · Transportation
- Customer Site
- Slot insertion

#### **Evidence of Damage Due to Handling --BGAs**



Ref: SEM Lab. IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Evidence of Damage – Ceramic Capacitors**



Keimasi, Mohammadreza, Michael H. Azarian, and Michael G. Pecht. "Flex Cracking of Multilayer Ceramic Capacitors Assembled With Pb-Free and Tin-Lead Solders." Device and Materials Reliability, IEEE Transactions on 8.1 (2008): 182-192. 126

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Intermittent Failures**

125

- An intermittent failure is the loss of some function in a product for a limited period of time and subsequent recovery of the function.
- If the failure is intermittent, the product's performance before, during, or after an intermittent failure event may not be easily predicted, nor is it necessarily repeatable.

Ref: Qi, Haiyu, Sanka Ganesan, and Michael Pecht. "No-fault-found and intermittent failures in electronic products." Microelectronics

127

• However, an intermittent failure is often recurrent.

#### **No Fault Found**

- No-Fault-Found (NFF): Failure (fault) occurred or was reported to have occurred during product's use. The product was tested to confirm the failure, but the testing showed "no faults" in the product.
- Trouble-Not-Identified (TNI): A failure occurred or was reported to have occurred in service or in manufacturing of a product. But testing could not identify the failure mode.
- · Can-Not-Duplicate (CND): Failures that occurred during manufacture or field operation of a product cut could not be verified or assigned.
- · No-Problem-Found (NPF): A problem occurred or was reported to have occurred in the field or during manufacture, but the problem was not found during testing.
- · Retest-OK: A failure occurred or was reported to have occurred in a product. On retesting the product at the factory, test results indicated that there was no problem.

Qi, Haiyu, Sanka Ganesan, and Michael Pecht. "No-fault-found and intermittent failures in electronic products." Microelectronics Reliability 48.5 (2008). 663-674. 128

IPC APEX EXPO 2020

Reliability 48.5 (2008): 663-674.

February 3rd, 2020 bhanu.sood@nasa.gov

#### The Impact of Intermittents

- > Can not determine root cause and thus the reason for the failure (NFF)
- Reliability modeling analysis can be faulty
- Potential safety hazards
- Decreased equipment availability
- Long diagnostic time and lost labor time
- Complicated maintenance decisions
- > Customer apprehension, inconvenience and loss of customer confidence

129

- Loss of company reputation
- Increased warranty costs
- Extra shipping costs

#### **NFF Test Sensitivities**

Testing has five possible outcomes:

- Test can say it is good when it is good.
- Test can say it is bad when it is bad.
- Test can say it is good when it is bad.
- Test can say it is bad when it is good.
- Test can be inconsistent.

IPC APEX EXPO 2020

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov



#### **Characteristics of Intermittent Failures**

130

- May indicate that a failure has occurred. Intermittent failure may be due to some extreme variation in field or use conditions.
- May indicate the imminent occurrence of failure.
- May not leave a failure signature making it difficult to isolate the site.

132

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Example: Intermittent Failures Due to Fretting Corrosion** Initial

- · Tin alloys are soft metals on which a thin but hard oxide layer is rapidly formed.
- · Being supported by a soft substrate, this layer is easily broken and its fragments can be pressed into the underlying matrix of soft, ductile tin-lead alloy
- · The sliding movements between contact surfaces break the oxide film on the surface and expose the fresh metal to oxidation and corrosion.
- · The accumulation of oxides at the contacting interface due to repetitive sliding movements causes contact resistance to increase, leading to contact open.
- · Tin based lead-free solders are expected to show similar fretting corrosion susceptibility as tin-lead solder coatings.
- Ref: Wu, Ji, and Michael G. Pecht. "Contact resistance and fretting corrosion of lead-free alloy coated electrical contacts." Components and Packaging Technologies, IEEE Transactions on 29.2 (2006): 402-410.

IPC APEX EXPO 2020



#### **Electrical Contact Resistance vs. Fretting Cycles**



Ref: Wu, Ji, and Michael G. Pecht. "Contact resistance and fretting corrosion of lead-free alloy coated electrical contacts." Components and Packaging Technologies, IEEE Transactions on 29.2 (2006): 402-410 and Antler, Morton, and M. H. Drozdowicz. "Fretting corrosion of gold-plated connector contacts." Wear 74.1 (1981): 27-50. IPC APEX EXPO 2020 February 3rd, 2020 bhanu.sood@nasa.gov 134

#### **Intermittent Failure Due to Improper Micro-via Plating in PCB**

135

- A computer graphics OEM was experiencing intermittent failures on printed circuit boards with chip scale packages (CSPs) and ceramic ball grid array packages (CBGAs).
- High magnification metallurgical microscope imaging of micro-etched cross sections of micro-vias in the printed circuit board showed a separation of the via plating from the target pad [Nektek Inc. Service Report, 2004].
- The plating separation was found to be the cause of intermittent failure.



Plating separation at base of micro via [Nektek Inc. Service Report]

February 3rd, 2020 bhanu.sood@nasa.gov

#### Known uvia Failures in the Literature

136

• Failure modes:





Interfacial separations [1] Barrel cracks [3]

- Failures can be caused by
  - CTE mismatch driven thermomechanical stresses
  - Design stacked/staggered
  - Laser parameters
  - Processes and chemistries ٠

[1] B. Birch, "Reliability Testing for Microvias in Printed Wire Boards", Circuit World, Vol 35, No. 4, pp.3 - 17, 2009 [2] Heer, Hardeep, and Ryan Wong. "Reliability of stacked microvia." Proc. IPC APEX Technical Conference. 2014. [3] Lesniewski, Thomas. "Effects of dielectric material, aspect ratio and copper plating on microvia reliability." Proc. IPC APEX [4] Magera, J, "Copper Filled Microvias The New Hidden Threat Links of Faith Are Not Created Equally", IPC APEX 2019

[5] Baccam J, "Microvia Reliability", IPC High Reliability Forum 2018. IPC APEX EXPO 2020





Corner/knee cracks [1]

Target pad cracks [2]



February 3rd, 2020 bhanu.sood@nasa.gov



137

## Example: Intermittent Failure Due to Open Trace in PCB

- Open trace can also cause intermittent failures in PCB under environmental loading conditions.
- Under thermal cycling or vibration loading, the open trace may reconnect with intermittent electrical continuity observations.



Open Trace /

Ref: A Study in Printed Circuit Board (PCB) Failure Analysis, Part 2, Insight Analytical Labs, Inc

IPC APEX EXPO 2020

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

#### **Example: Intermittent Failures Due to Electro-chemical Migration (Surface Dendrites)**

139

- Electrochemical migration (ECM) can cause shorts due to the growth of conductive metal filaments in a printed wiring board (PWB).
- Surface dendrites can form between the adjacent traces in the PWB under an applied voltage when surface contaminants and moisture are present.
- It is often difficult to identify the failure site because the fragile dendrite structure will burn upon shorting, often leaving no trace of its presence.



Dendritic growth during an ECM test

Ref: Zhan, Sheng, Michael H. Azarian, and Michael Pecht. "Reliability of printed circuit boards processed using no-clean flux technology in temperature– humidity-bias conditions." Device and Materials Reliability, IEEE Transactions on 8.2 (2008): 426-434.

February 3rd, 2020 bhanu.sood@nasa.gov

February 3rd, 2020 bhanu.sood@nasa.go

Example: Intermittent Failures Due to Electro-chemical Migration (Conductive Anodic Filament Formation)

138

- Conductive filament is formed internal to the board structure.
- In CAF, the filament is composed of a metallic salt, not neutral metal atoms as in dendritic growth.
- One of distinct signatures of CAF failures is intermittent short circuiting. The conductive filament bridging the two shorted conductors can blow out due to the high current in the filament, but can form again if the underlying causes remain in place.



A conductive filament bridging two plated through holes in a PWB

Ref: Sood, Bhanu, Michael Osterman, and Michael Pecht. "An Examination of Glass-fiber and Epoxy Interface Degradation in Printed Circuit Boards."

140

IPC APEX EXPO 2020

#### **Electrical Resistance vs. Time Due to CAF**



#### **Example: Intermittent Failures Due to Creep** Corrosion

- Definition
  - Creep corrosion is a mass transport process in which solid corrosion products migrate over a surface.
- Failure mode
  - On IC packages, creep corrosion can eventually result in electrical short or signal deterioration due to the bridging of corrosion products between isolated leads.
  - Depending on the nature of the environment, the insulation resistance can vary and cause intermittents.



Ref: Thesis "Reliability challenges in airside economization and oil immersion cooling", Jimil Shah, 2016.

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Intermittent Failures Due to Tin Whiskers**

143









Tovota Camry

- Whiskers are elongated single crystals of Sn which grow spontaneously out of the surface. Internal stresses within the plated deposit drives growth.
- Tin (and other conductive) whiskers or parts of whiskers may break loose and bridge isolated conductors, resulting in an intermittent short circuit. These field failures are difficult to duplicate or are intermittent because at high enough current the conductive whisker can melt, thus removing the failure condition. Alternatively, disassembly or handling may dislodge a failure-producing whisker.
- · Failure analysis concluded that tin whiskers initiated the current surge to the ground. Once a whisker bridged a terminal stud to the armature, plasma arcing could occur with enough voltage and current to damage the relay.
- Davy, Gordon. "Relay Failure Caused by Tin Whiskers." (2002). Sood, Bhanu, Michael Osterman, and Michael Pecht. "Tin whisker analysis of Toyota's electronic throttle controls." Circuit World 37.3 (2011): 4-9. Leidecker, H., L. Panashchenko, and J. Brusse, "Electrical failure of an accelerator pedal positio sensor caused by a tin whisker and investigative techniques used for whisker detection." 5t International tin whisker symposium. 2011.

February 3rd, 2020 bhanu.sood@nasa.gov

**Intermittent Failures Due to Black Pad** 

142



- The 'Black Pad' phenomenon in Electroless Nickel over Immersion Gold (ENIG) board finish manifests itself as gray to black appearance of the solder pad coupled with either poor solderability or solder connection, which may cause intermittent electrical 'opens.'
- Bulwith et al. [2002] identified numerous Ball Grid Array (BGA) package intermittent electrical open failures to be black pad related.

Zeng, Kejun, et al. "Root cause of black pad failure of solder joints with electroless nickel/immersion gold plating." Thermal and Thermomechanical Pheno in Electronics Systems, 2006. ITHERM'06. The Tenth Intersociety Conference on. IEEE, 2006. 144

IPC APEX EXPO 2020

# **CASE STUDY\***

# **Failure Analysis of Multilayer** Ceramic Capacitor (MLCC) with Low Insulation Resistance

#### \* Adapted from:

Shrivastava, A., Sood, B., Azarian, M., Osterman, M., & Pecht, M. (2010, June). An investigation into a low insulation resistance failure of multilayer 1. ceramic capacitors. In Electronic Components and Technology Conference (ECTC), 2010 Proceedings 60th (pp. 1811-1815). IEEE.

- Brock, Garry Robert. "The Effects of Environmental Stresses on the Reliability of Flexible and Standard Terr 2. tion Multilayer Ceramic Capacitors." PhD diss., 2009. 145
- IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov



146

End Termination Ceramic Dielectric • Ceramic Dielectric - Typically comprised of compounds made with Metal Electrod titanium oxides ➤ BaTiO<sub>3</sub> ("X7R") for this study • Electrodes - Base metal consisting of nickel (BME) > Precious metal consisting of silver/ palladium (PME Ref: Kemet • End Termination Dielectric Cross-section of a MLCC - Standard termination consists of silver or copper coated with nickel and tin Electrode > Flexible termination consists of a silver filled polymer coated with nickel and tin End termination

IPC APEX EXPO 2020



#### **Loading Conditions: Temperature-Humidity-Bias**

- A Temperature-Humidity-Bias (THB) test was performed for 1766 hours at 85° C and 85% RH, at the rated voltage of 50V.
- · Capacitance, Dissipation Factor (DF) and Insulation Resistance (IR) were monitored during the test.
- A 1 M $\Omega$  resistor was placed in series with each of the MLCCs.
- The MLCCs were size 1812 and soldered to an FR-4 printed circuit board using eutectic tin-lead solder.

IPC APEX EXPO 2020





148

IPC APEX EXPO 2020

#### **THB Failure Analysis Methodology for Biased MLCCs**



149

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Metal Migration Between Electrodes**



IPC APEX EXPO 2020



151

#### EDS Map Showing Silver Migration and Voiding in Ceramic



152

#### **Failure Mechanism**

- Metal migration was found in several of the failed MLCCs.
- Voids in the ceramic, without silver or palladium, were also found close to the conduction path.
- The failure mechanism was electrochemical co-migration of silver and palladium, aided by porosity in the dielectric.

#### **Non-Destructive Techniques**

154

- Electrical Testing
- Scanning Acoustic Microscopy (SAM)
- X-ray Inspection
- X-ray Fluorescence (XRF)
- Optical Inspection

| IPC APEX E | XPO 2020 |
|------------|----------|
|------------|----------|

# Electrical Testing of Components and Printed Circuit Boards

155

153

#### **Electronic Testing Equipment**

- Digital meters
  - Multimeters
  - Specialized parametric meters, such as LCRs, high resistance meters, etc.
- Oscilloscopes, Spectrum Analyzers
- Curve tracer/Parameter Analyzers
- Time Domain Reflectometers
- Automated Test Equipment (ATE)

February 3rd, 2020 bhanu.sood@nasa.gov

IPC APEX EXPO 2020

IPC APEX EXPO 2020

#### **Digital Multimeters**



#### **High Resistance Meters**

159

- Typically measure:
  - Leakage current
  - Insulation resistance
- Common

applications:

- Insulation resistance of dielectrics (capacitors, substrates)
- Surface insulation resistance of PCBs



Agilent 4339B

#### **Oscilloscopes and Spectrum Analyzers**

LCR Meters and Impedance Analyzers

- Digital scopes allow:
  - -Waveform storage
  - -Capture of transients
  - -Waveform
  - measurements
  - -Math (e.g., FFT)
- -Complex triggering
- Spectrum analyzers are used for frequency domain measurements.



Agilent 54601

#### **Curve Tracer or Parameter Analyzer**

161

**Scanning Acoustic Microscopy** 

163



· Low frequency display of

voltage versus current

IPC APEX EXPO 2020

 Abnormal I-V curve (due to the presence of a series resistance)

#### **Automated PCB Test Equipment**

- Dedicated Wired Grid test probes wired to the grid. High cost.
- Universal Grid ("Bed of Nails") –Low cost, reusable. Spring loaded or rigid test probes in mechanical contact to the grid.
- Flying Probe or Fixtureless System with moveable single or double probes. Expensive.
   Empirical techniques applied on capacitance /impedance data to determine a good board.
   Good for micro products. Issues with pad damage.

162

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Common Applications**

Defects specific to IC packages include:

- Delamination at wirebonds, substrate metallization, dielectric layers, element attaches, and lid seals.
- Die-attach field-failure mechanisms induced by improper die mounting and deadhesion.

164

- Delamination of the molding compound from the leadframe, die, or paddle
- Molding compound cracks
- Die tilt
- · Voids and pinholes in the molding compound and die attach

#### Other applications:

- Flip Chips
- Bonded Wafers
- Printed Circuit Boards
- · Capacitors
- Ceramics
- Metallic
- Power Devices/Hybrids
- Medical Devices
- Material Characterization

February 3rd, 2020 bhanu.sood@nasa.gov

IPC APEX EXPO 2020

#### - 、

#### **Common Applications**



Die Top Delamination







**Die Attach Voids** 

Die Tilt, B-Scan

Ref. Moore, T. M. "Identification of package defects in plastic-packaged surface-mount ICs by scanning acoustic microscopy." ISTFA 89 (1989): 61-67 and Briggs, Andrew, ed. Advances in acoustic microscopy. Vol. 1. Springer Science & Business Media, 2013. 165

**Die Pad delamination** 

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Scanning Acoustic Modes**

166

A-Scan: Raw ultrasonic data. It is the received RF signal from a single point (in x,y).

B-Scan: Line of A-scans. (Vertical cross-section)

C-Scan: Data from a specified depth over the entire scan area. (Horizontal cross-section).

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### Limitations of the Techniques

- Materials and interfaces of interest have to be flat (i.e., not useful on solder balls or joints unless at a flat interconnection sites.
- · Materials have to be relatively homogeneous (not practical for PWB internal examination, hence not applicable for BGAs on PWB substrates, but allowable for BGAs on ceramic).
- Metals tend to interfere with the acoustic signal (i.e., unable to examine underneath of metal layers such as a copper die paddle or an aluminum heat sink. The copper metallization on PWBs is another hindrance for their internal examination).
- · Operator needs to be highly skilled to correctly acquire and interpret data.
- Since resolution and penetration depth are inversely related, a trade off must be made.

#### X-ray Radiography

168

#### **Applications and Examples**

Typical applications include:

- · Internal structures of electronic devices
- Connection techniques (Flip Chip, μBGA, BGA, MCM, COB)
- Inner layers of PCBs



IPC APEX EXPO 2020







February 3rd, 2020 bhanu.sood@nasa.gov

#### **Applications: CT Visualization and Software**

170



The computed tomography (CT) technique enables 3-dimensional inspection of planar components as seen in this BGA assembly.



Use of voiding calculation software enables the estimation of voided area observed in die attach. Given a nominal size area, voids can be color coded for easier visualization of areas larger than or smaller than these dimensions. The yellow represent normally sized voids, whereas, the red ones are larger.

IPC APEX EXPO 2020

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

#### **Limitations of X-ray Techniques**

169

- Although considered a non-destructive test, X-ray radiation may change the electrical properties of sensitive microelectronic packages such as EPROMS, and hence should not be used until after electrical characterization has been performed on these devices.
- For samples on or below thick metal layers such as large heat sinks as seen in power devices, X-ray imaging is more difficult and requires high voltages and currents.
- Magnification using contact X-ray equipment can only be done externally by a magnified view of the 1:1 photo, or from an enlarged image of the negative. Hence, resolution will decrease as the image is enlarged.
- The operator may have to experiment with voltage settings and exposure times, depending on the type of sample and film used, to obtain proper contrast and brightness in the photos.

X-Ray Fluorescence (XRF)

172

#### **Types of Analysis**

- Spectrum analysis to determine the elements and the composition of an unknown sample.
- Material analysis for bulk samples (one layer sample)
- Thickness analysis to determine the thickness and the composition of different layers.
- Pure element and alloy standards (such as Ni, Cu, Ag, Sn, Au, Pb and SnAgCu or SnPb alloys) can be used to calibrate the spectrometer.



#### **Background on X-Ray Fluorescence**



#### Conclusion

- XRF is a powerful tool to analyze composition and coating thickness on a variety of electronic products
- A non-destructive tool, does not require sample preparation, provides quick analysis results
- Users should be aware of the issues related to the automated analysis software

#### **Visual Inspection**

IPC APEX EXPO 2020

175

#### **External Visual Inspection**



#### **Analytical Techniques**

- Environmental Scanning Electron Microscopy (ESEM)
- Energy Dispersive Spectroscopy (EDS)
- Thermo-mechanical Analysis
- Microtesting (Wire Pull, Ball Bond and Solder Ball Shear, Cold Bump Pull)
- Decapsulation / Delidding
- Dye Penetrant Inspection (Dye and Pry)

| II C AI LA LAI O 2020 |
|-----------------------|
|-----------------------|

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

#### **Applications and Examples**

178

• Excessive wicking of copper in PTHs of a PWB

- Separation at the interface between the copper plating and the fiber epoxy resin board interface
- · Fiber/resin interface delamination
- Corrosion and intermetallic growth at the bondpad under the gold ball bond
- Stress-driven diffusive voiding and hillock formation of Al metallization lines
- Metallization corrosion
- Wirebond fracture
- Passivation cracking
- · Delamination at the die/die paddle interface
- Dendritic growth
- · Electrostatic discharge/electrical overstress
- Wire fatigue
- Solder fatigue



**Scanning Electron Microscopy** 

#### **Applications**

- By eliminating the need for a conductive coating, SEM allows imaging of delicate structures and permits subsequent energy-dispersive X-ray spectroscopy (EDS) compositional analysis.
- An ESEM (a variant of SEM) can image wet, dirty, and oily samples. The contaminants do not damage the system or degrade the image quality.
- The ESEM can acquire electron images from samples as hot as 1500°C because the detector is insensitive to heat.
- ESEM can provide materials and microstructural information such as grain size distribution, surface roughness and porosity, particle size, materials homogeneity, and intermetallic distribution.
- ESEM can be used in failure analyses to examine the location of contamination and mechanical damage, provide evidence of electrostatic discharge, and detect microcracks.

181

X-ray Spectroscopy

183

#### Limitations

- Large samples have to be sectioned to enable viewing in a SEM or an E-SEM, due to the limited size of the sample chamber.
- Only black and white images are obtained. Images can be enhanced with artificial color. Thus, different elements in the same area, having close atomic numbers may not be readily distinguished as in optical viewing.
- Samples viewed at high magnifications for extended periods of time can be damaged by the electron beam (e.g., fiber/resin delamination can be initiated this way).
- Areas having elements with large atomic number differences are not easily viewed simultaneously; increasing the contrast to view the low
  atomic number element effectively makes the high atomic number element appear white, while decreasing the contrast allows a clear view
  of the high atomic number element, the image of the low atomic number element is drastically compromised.
- Variations in the controllable pressure and gun voltage can allow samples to appear differently. Lower pressure and voltage give for more
  surface detail; the same surface can look smoother by just increasing the pressure. Therefore, sample comparisons before and after
  experiments, especially cleaning treatments should always be examined under the same conditions.
- Image quality is determined by scan rate; the slower the scan rate, the higher the quality. However, at lower scan rates, the image takes a longer time to be fully acquired and displayed. Therefore, sample movement appears visually as jerky motions. A trade off must be made between image quality and visual mobility.

182

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Applications**

#### X-ray analysis can be used to detect:

- Surface contamination (chlorine, sulfur)
- Presence of native oxides
- Corrosion
- · Concentrations of phosphorus, boron, and arsenic
- Compositional analysis (i.e., Sn to Pb ratio)
- Conductive filament formation
- Intermetallic growth
- Elemental distribution using mapping techniques

# <figure>

#### **Acquired Spectrum Using EDS**



The bromine and aluminum peaks overlap, at 1.481 and 1.487 KeV respectively. It is not clear, using EDS, whether or not aluminum is in this sample. Bromine is present, as evidenced by its second identified peak at 11.91 KeV. The elemental KeV values can be found on most periodic tables.

IPC APEX EXPO 2020

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

IPC APEX EXPO 2020

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

#### Limitations of EDS

185

- Resolution is limited, therefore it is possible to have uncertainties for overlapping peaks (i.e., tungsten overlap with silicon and lead overlap with sulfur)
- Cannot detect trace elements
- Limited quantitative analysis
- No detection of elements with atomic number < 6
- If a Beryllium window is used, cannot detect light elements such as carbon, nitrogen and oxygen with atomic number < 9
- Specimen must be positioned in such a manner that an unobstructed path exists from the analysis site to the detector.

187

#### Thermal Analysis Techniques

- DSC Differential Scanning Calorimetry
  - Measures changes in heat capacity
  - Detects transitions
  - Measures Tg, Tm, % crystallinity
- TGA Thermogravimetric Analysis
- Measures changes in weight
- Reports % weight as a function of time and temperature
- Helps determine composition
- TMA Thermomechanical Analysis
  - Measures changes in postion
- Detects linear size changes
- Calculates deflection, CTE, and transition temperature
- DMA Dynamic Mechanical Analysis
  - Measures changes in stiffness
  - Measure deformation under oscillatory load
  - Determines moduli, damping, and transition temperature

#### Thermal Techniques - Use

- All techniques are destructive to the sample
  - Sample will be heated above transitions
  - Will have to be cut to fit in instrument
- All techniques use small samples
  - 10 mg or so for DSC and TGA
  - Samples from 5 to 40 mm long for TMA and DMA





189

**Metallographic Sample Preparation\*** 

191



February 3rd, 2020 bhanu.sood@nasa.gov



#### IPC APEX EXPO 2020

#### What Is Micro-sectioning of **Printed Circuit Board?**

Technique used to evaluate printed wiring board quality by exposing a cross-section at a selected plane such as

- > Plated through-holes
- ▶ Plating thickness
- ≻ Via
- Soldered connections
- ➢Delamination in PCB
- >Inner layer connections





IPC APEX EXPO 2020

\*- Adapted from Buehler Limited/ITW

February 3rd, 2020 bhanu.sood@nasa.gov

IPC APEX EXPO 2020

192

#### **Primary Purpose of Micro-sectioning**

- To monitor the processes rather than to perform final inspection because it makes no sense to add value to a product that is already rejectable!
- Therefore, the objective is to detect any deviations from normal in the manufacturing processes as early as possible to avoid adding value to a defective product. Corrections to the process should then be made as soon as possible.

193

## **Goal of Specimen Preparation**

Reveal the true microstructure of all materials

- Induce no defects during specimen preparation
- > Obtain reproducible results
- ➤Use the least number of steps in the shortest time possible

194

> Achieve a cost effective operation

IPC APEX EXPO 2020

#### **Preparation Steps**

195

'Each step is equally important"

- Documentation
- ➤ Sectioning
- ➤ Mounting
- Grinding and Polishing
- Visual Examination
- ➢ Etching
- ➤ Analysis

#### Documentation

- Process data: vendor, material, batch #, part #, sampling
- Description of specimen orientation, location, cut area, Macro image
- Type of analysis and defect, area of interest
- Record mounting, polishing, etching parameters
- Record microstructure data: inclusions, porosity, grain size, etc.



February 3rd, 2020 bhanu.sood@nasa.gov

IPC APEX EXPO 2020

IPC APEX EXPO 2020

#### Sectioning

- ➤ Equipment
- ➢ Blade, wheel (SiC, alumina, diamond)
- ➤ Load
- ➢ Blade RPM
- ➤ Feed rate
- > Coolant
- Delicate materials may require encapsulation or chuck padding for holding

197

#### **Methods**

| Method                       | Comments                                                                                                                                                                  |
|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Shearing                     | Severe torsion damage to an undetermined distance adjacent to the cutting edges                                                                                           |
| Hollow punch<br>(Saved hole) | Convenient, and rapid but limited to boards 0.08" thick or less                                                                                                           |
| Routing                      | Rapid and versatile with moderate damage but noisy and hard to control.                                                                                                   |
| Band saw                     | Rapid, convenient moderate damage and easy to control when a 24-32 pitch blade is used at 3500-4500 ft./min.                                                              |
| Low speed saw                | Least damage of any method allowing cuts to be made even into the<br>edge of the plated through-hole barrel. However, it is too slow for<br>high volume micro-sectioning. |
| Precision table saw          | Least destructive method of removing specimens from component<br>mounted boards for soldered connection analysis                                                          |

198

IPC APEX EXPO 2020

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

IPC APEX EXPO 2020

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

#### Sectioning damage

| Method                                      | Type of damage                         | Possible depth |  |
|---------------------------------------------|----------------------------------------|----------------|--|
| Shearing                                    | Deep mechanical damage                 | 5 mm           |  |
| Band / hack saw<br>lubricated not<br>cooled | Moderate thermal and mechanical damage | 2.5 mm         |  |
| Dry abrasive<br>cutting                     | Moderate to severe thermal damage      | 1.5 mm         |  |
| Wet abrasive cut-<br>off saw                | Minimal thermal and mechanical damage  | 250 µm         |  |
| Diamond /<br>precision saw                  | Minimal thermal and mechanical damage  | 50 µm          |  |

199

#### **Mounting Principles**

- Sample encapsulated in epoxy, acrylic or other compound
- Sample edges protected during polishing process
- Delicate samples protected from breakage
- Smooth mount edges increase life of polishing surfaces
- Allows automation and ability to prepare multiple samples simultaneously
- Uniform pressure on mount maximizes surface flatness
- Safety

#### **Mounting Method Selection**

- Castable (cold) mounting •Resin/hardener selection •Vacuum •Additives for edges, conductivity
- Compression (hot) mounting • Compound selection
- Pressure
- Heat
- Specimen characteristics to consider: •Softening/melting temperature •Sample thickness, ability to withstand pressure •Brittleness, friability Porosity •Hardness & abrasion resistance relative to

201

- mounting compound
- •Importance of edge retention

#### **Potting Compounds**

**Resin of Choice?...EPOXY!** 

- Low shrinkage and moderate hardness are important for microelectronics.
  - Less surface relief \_
  - Better edge protection \_
- Uncured epoxy typically has low viscosity for filling small cavities.
- Epoxy can be cast while under vacuum. This enhances its cavity filling ability.

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov



**Grinding Steps** 

202

- > The initial grinding surface depends on the condition of the cut surface more damaged surfaces require coarser first-step grinding
- > For excessive damage, re-sectioning with an abrasive or precision saw is recommended
- > A single grinding step is adequate for most materials sectioned with an abrasive or precision saw
- > Softer materials require multiple grinding steps and smaller abrasive size increments
- > Remove damage with progressively smaller abrasive particle sizes
- > With decreasing particle size:
  - 1. Depth of damage decreases
  - 2. Removal rate decreases
  - 3. Finer scratch patterns emerge

#### **Polishing Principles**

- Further refinement of ground surface using resilient cloth surfaces charged with abrasive particles
- Depending on material characteristics, cloth selected may be woven, pressed or napped
- > Commonly used abrasives are diamond and alumina
- > The polishing process consists of one to three steps that:
  - 1. Remove damage from the last grinding step
  - 2. Produce progressively finer scratches & lesser depth of damage

205

- 3. Maintain edges and flatness
- 4. Keep artifacts to an absolute minimum

#### Time

- Each step must remove the surface scratches and subsurface deformation from the previous step
- Increase time to increase material removal
- Smaller increments in abrasive size require shorter times at each step
- Increases in surface area may require longer times
- > Too long times on certain cloths can produce edge rounding and relief

#### February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

#### **Additional Considerations**

- Bevel mount edges to increase cloth life
- Clean specimens and holder between steps to prevent cross contamination of abrasives
- Ultrasonic cleaning may be required for cracked or porous specimens
- Dry thoroughly with an alcohol spray and a warm air flow to eliminate staining artifacts
- Remove polishing debris by rinsing cloth surface after use to increase cloth life

#### **Final Polishing Principles**

206

- > Removes remaining scratches, artifacts and smear
- > Produces a lustrous, damage-free surface
- > Maintains edge retention
- > Prevents relief in multiphase materials

207

#### **Etching Principles**

- > Etching is a process of controlled corrosion
- > Selective dissolution of components at different rates reveals the microstructure
- > Completion of etching is determined better by close observation than timing
- > Etching is best performed on a freshly polished surface before a passive layer can form
- > A dry surface produces a clearer etched structure than a wet one
- > An under-etched surface may be re-etched but an over-etched surface requires re-polishing

209

#### **Etching Techniques**

- Immersion sample immersed directly into etchant solution ٠
  - Most commonly used method
  - · Requires gentle agitation to remove reaction products
- · Swab polished surface swabbed with cotton ball soaked with etchant
  - · Preferred method for materials in which staining is a problem
- Electrolytic - chemical action supplemented with electric current
  - · Attack controlled by chemical selection, time, amps

February 3rd, 2020 bhanu.sood@nasa.gov

IPC APEX EXPO 2020

210

February 3rd, 2020 bhanu.sood@nasa.gov

## **PWB** Etchants (For Copper)

- $\triangleright$  Equal parts 3% H<sub>2</sub>O<sub>2</sub> and ammonium hydroxide, swab for 3 to 10 seconds, use fresh etchant to reveal grain boundaries of plating and cladding copper material.
- ≻ 5 g Fe(NO<sub>3</sub>) <sub>3</sub>, 25 mL HCl, 70 mL water, immerse 10 30 seconds, reveals grain boundaries very well.

211

# Dye Penetrant (Dye and Pry)

212

- · Identify failed components (electrical measurement)
- Boards are immersed in stripping agent (Miller-Stephenson MS-111) for 25 min at room temperature to remove the solder mask. IPA can be used for a final rinse. Dry in air.
- Dye is applied to the board (DYKEM steel red layout fluid) with a pipette. Important: Flip the board, so that the dye flows into the cracks
- · Place boards in vacuum for 5 minutes so that the dye penetrates into fine cracks that otherwise would be blocked by trapped air pockets. A strong vacuum pressure is not important for this process (Typical 220 mm Hg)
- Place the board on a hot plate for 30min 80° C to dry the dye (as prescribed by DYKEM).



Picture: "Solder joint failure analysis" Dye penetrate techniq BY TERRY BURNETTE and THOMAS KOSCHMEDER

February 3rd, 2020 bhanu.sood@nasa.gov

# Dye and Pry Steps

- Flex the board with a pair of pliers until the components peel away.
- Remove the components with tweezers and fix with double sided tape on the board, because it is important to see the component side and the substrate side to identify the failure site.



213

Picture: "Solder joint failure analysis" Dye penetrate technique BY TERRY BURNETTE and THOMAS KOSCHMIEDER

IPC APEX EXPO 2020

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

#### Potential Nonconformities

(For BGAs)



# Dye and Pry: Failure Sites Observed

215



(a) Failure on board side



(b) Failure on component side



(b) Trace failure



(d) Pad crater

# **Focused Ion Beam Etching**

IPC APEX EXPO 2020

216

#### **FIB Introduction**

- Focused ion beam (FIB) processing involves directing a focused beam of gallium ions onto a sample.
- FIB etching serves as a supplement to lapping and cleaving methods for failure. The beam of ions bombarding the sample's surface dislodges atoms to produce knife-like cuts.

#### FIB Cross-section of Bumps

SEM image of a diebump interface after FIB etching. Overview of the interface in

(a) shows the bump, die and silver

antenna,

(b) and (c) show close up of the bump at two sides.



Ref: Sood, Bhanu, et al. "Failure site isolation on passive RFID tags." Physical and Failure Analysis of Integrated Circuits, 2008. IPFA 2008. 15th International Symposium on the. IEEE, 2008.

| February 3 <sup>rd</sup> , 2020 bhanu.sood@nasa.gov | IPC APEX EXPO 2020 | 218 | February 3 <sup>rd</sup> , 2020 | bhanu.sood@nas |
|-----------------------------------------------------|--------------------|-----|---------------------------------|----------------|
| February 3 <sup>rd</sup> , 2020 bhanu.sood@nasa.gov | IPC APEX EXPO 2020 | 218 | February 3rd, 2020              | bhanu.sood@r   |

#### **Focused Ion Beam Limitations**

217

- · Equipment is relatively expensive
- Large scale cross-sectional analysis is impractical since the milling process takes such a long time
- Operator needs to be highly trained
- · Samples could be damaged or contaminated with gallium
- Different materials are etched at different rates, therefore uniform cross-sectioning using ion milling is not always possible

# Superconducting Quantum Interference Device (SQUID) Microscopy

220

IPC APEX EXPO 2020

219

IPC APEX EXPO 2020

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

#### **Magnetic Imaging Used to Locate Failures**



Ref: Sood, Bhanu, and Michael Pecht. "Conductive filament formation in printed circuit boards: effects of reflow conditions and flame retardants." Journal of Materials Science: Materials in Electronics 22.10 (2011): 1602-1615. February 3rd, 2020 bhanu.sood@nasa.gov 221

IPC APEX EXPO 2020

#### Site Isolation of CAF in PCBs Using SQUID<sup>[1]</sup>



- · Bias is applied to the test boards suspected of CAF failures.
- Magnetic field produced by a sample can be imaged by rastering the sample in close proximity to the SQUID, magnetic field maps are generated.

- Scanning quantum interference device (SQUID) microscope is a sensitive near-field magnetic imaging system.
- System can detect magnetic fields as faint as 20 picotesla. Its sensitivity is high enough to image currents as small as 600nA at a 100 mm working distance with 30 ms averaging.



[1] Sood, Bhanu, and Michael Pecht. "Conductive filament formation in printed circuit boards: effects of reflow conditions and flame retardants." Journal of Materials Science: Materials in Electronics 22.10 (2011): 1602.

IPC APEX EXPO 2020

222

February 3rd, 2020 bhanu.sood@nasa.gov

# Fourier Transform Infrared Spectroscopy - Spectrum Production



224

# Spectroscopy, including **Fourier Transform Infrared Spectroscopy (FTIR)**

223

#### **Properties of an Infrared Spectrum**

• An infrared spectrum contains absorption peaks corresponding to the frequencies of vibration of the atoms of the molecules making up the sample.

#### 1.0 0.8 Infrared Spectrum 0.6 of Acetic Acid Butyl Ester 0.4 0.2 0.0 500 3500 3000 2500 2000 1500 1000

225

#### Fourier Transform Infrared Spectroscopy – Spectrum Interpretation



#### **Engineering Applications of FTIR**

- · Materials identification and evaluation
  - Identification of unknown inorganic and organic materials by comparison to standards and by molecular structure determination
  - Determination of the locations of known and unknown materials
  - Determination of material homogeneity
- · Failure analysis
  - Identification of contaminants
  - Identification of corrosion products
  - Identification of adhesive composition change
- Quality control screening
  - Comparison of samples to known good and known bad samples
  - Comparison of materials from different lots or vendors
  - Evaluation of cleaning procedure effectiveness
  - Identification of contaminants

#### Chromatography

228

IPC APEX EXPO 2020

227

#### Ion-exchange Chromatography

- Ion exchange chromatography exploits ionic interactions and competition to realize analyte separation.
- It can be further classified into
  - cation exchange chromatography (CEC): separates positively charged ions; and
  - anion exchange chromatography (AEC): separates negatively charged ions.
- The output of an IC test is a graph of conductivity versus time.
- Calibration is with standards of known composition (elution time) and concentration (peak area).

# Example of IC Results on a Mixture of

#### Anions

- The eluent was 0.01 mol/L NaOH.
- The column used was an Dionex AS11.



- Based on the retention time, the type of ions can be determined with comparison to standard ions.
- Based on the area under the peaks, the concentration of the ions can be determined.

Ref: Dionex AS11 Carbon Eluent Anion-Exchange Column

|     |                                                     |                    | - |     |                                                     |
|-----|-----------------------------------------------------|--------------------|---|-----|-----------------------------------------------------|
| 229 | February 3 <sup>rd</sup> , 2020 bhanu.sood@nasa.gov | IPC APEX EXPO 2020 | : | 230 | February 3 <sup>rd</sup> , 2020 bhanu.sood@nasa.gov |

#### Applications of Ion Chromatography in Electronics Reliability

- 1. Tests on assembled or bare printed wiring boards (PWBs) to relate cleanliness to electrochemical migration.
- 2. Determination of amount and type of extractable ions present in encapsulation materials to relate amount and type of ionic content to corrosion failure.

231

3. Electroplating chemistry analysis to relate breakdown products to plating adhesion failure.

Summary

232

Ref: IPC-TM-650 Test Method No. 2.3.28

#### **Restart Criteria**

- Failures with severe consequences (e.g., safety) may require processes (e.g., manufacturing, distribution) to be interrupted after discovery of the failure.
- Depending upon the identified root cause, processes interrupted may be re-started if <u>corrective action</u> (s) can be implemented that will prevent the recurrence of the failure, or sufficiently minimize its impact.

233

## **Corrective Actions**

- Many of the failures having a direct impact on production require **immediate corrective actions** that will minimize downtime.
- Although many immediate actions may correct symptoms,
  - temporary solutions may not be financially justifiable over the "long haul"; and
  - there is a large risk that a temporary solution may not solve the problem.

234

#### IPC APEX EXPO 2020

#### Verification

Verification of the corrective action includes:

- verifying the approval and implementation of the corrective action;
- verifying a reduction in the incidence of failures;
- verifying the absence of new failures associated with the failure sites, modes, and mechanisms identified during the failure analysis.

235

#### **Root Cause Analysis Report**

The report should include the following information:

1. Incident summary

IPC APEX EXPO 2020

- 2. History and conditions at the time of failure
- 3. Incident description
- 4. Cause evaluated and rationale
- 5. Immediate corrective actions
- 6. Causes and long-term corrective actions
- 7. Lesson learned
- 8. References and attachments
- 9. Investigating team description
- 10. Review and approval team description
- 11. Distribution list

February 3rd, 2020 bhanu.sood@nasa.gov

#### Failures of a Failure Analysis Program

- Shutting down the malfunctioning equipment
- Refusing to recognize that a failure can or does exist
- Assuming an apparent cause to be the root cause
- Determining the failure cause by assumption
- Collecting insufficient information and ending an analysis before it is complete

237

- Discarding failed parts
- No documentation

#### IPC APEX EXPO 2020

February 3<sup>rd</sup>, 2020 bhanu.sood@nasa.gov

V IPC APEX EXPO 2020

February 3rd, 2020 bhanu.sood@nasa.gov

# Acknowledgements

239

\*NASA GSFC SMA Mission Assurance Directorate
\*NASA GSFC Risk and Reliability Branch (Code 371)
\*NASA Workmanship Program

# Thank you!

# Bhanu Sood, PhD

#### Safety and Mission Assurance (SMA) Directorate

NASA Goddard Space Flight Center Phone: (301) 286-5584 bhanu.sood@nasa.gov

240

#### IPC APEX EXPO 2020

IPC APEX EXPO 2020



238